Circuit descriptions
Electrical adjustments
Some schematics
2. CIRCUIT DESCRIPTIONS

1. CONT GENERAL

The CONT circuit block diagram is shown in Fig. 1-4.

Z1 is a CPU, and uses Z80 or Z80A series IC, operating with a 2.5 MHz clock signal. Z3 is the memory of the program, and uses an IC2764 (8KBYTE EPROM) to allocate from ADDR 000H to 1FFFH. Z4, as the CPU's working RAM and user's memory, uses 6116 (2KBYTEC-MOSSTATIC RAM) to allocate from ADDR 8000H to 83FFH.

The unit is equipped with two types of I/O, isolated I/O and mapped I/O. Isolated I/O includes Z1, Z2, Z7, Z8, Z9, and Z10, while mapped I/O includes Z5 and Z6. Each chip is selected by the decoding of the ADDR BUS signal by Z14 (memory select IC). By means of the INSIDE, OUTSIDE, and the REJECT signals, the Z2 (CTC) monitors the player status and the timer function which places an interrupt on the CPU every 1 msec; as the interrupt controller, it generates the INTERRUPT signal, and informs the CPU of the player's status. Z1 and Z8 are parallel ports with specifications identical to PR7802 and PR8020, and their timing chart is shown in Fig. 1-2. Z9 and Z10 are DECORDER IC and DISPLAY IC. The DECORDER IC has the function of reading the phillips code (24 bit x 3 = 72 bit) contained in 16, 17, and 18H among the NTSC VIDEO signals, and accord with demands from the CPU, outputs these to the CPU. Two lines exist in Z10, and by writing a blank signal, these can be shown so as not to be displayed. Also, the position of the POSITION COUNTER within the DISPLAY can be read.

Z5 and Z6 (IC8255) are used as player control input/output ports. The OSC section which produces the clock for the CPU is made up of Z15, Z18, Z16, and Q1, and produces a 5 MHz fundamental oscillation by means of X1 (X'tal) and Z15. After that output is waveform shaped by Z15, it is frequency divided by Z18 (LS74), and made it 50% duty factor. By using Z16 and Q1, the 2.5 MHz 50% duty factor signal obtained from the output of Z18 is made into an f = 2.5 MHz, V1 = 0V, Vh = Vcc, duty cycle = 50% signal, and in a status fulfilling the Z80 CPU's clock conditions, is output to the CPU and CTC.

The RESET circuit, which uses Z11 (7755), is a reset IC, and is designed so that if the mains voltage falls below rated voltage, the RESET terminal automatically becomes LOW.

The DECODER and DISPLAY IC's (Z9, Z10) are status controlled by the ATN, STB, and TX/RX signals, and the DATA BUS. These signal lines are constructed by the Z21, Z23, Z24, and Z26 gate IC's.

The various signal lines and IC status are shown in the chart below.

<table>
<thead>
<tr>
<th>CONTROL OF DECODER, DISPLAY IC</th>
<th>ATN</th>
<th>STB</th>
<th>TX/RX</th>
<th>BUS</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEVICE RESET</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>DEVICE SELECT</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>DEVICE NO.</td>
</tr>
<tr>
<td>READ DATA</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>DATA TO CPU</td>
</tr>
<tr>
<td>WRITE DATA</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>DATA FROM CPU</td>
</tr>
</tbody>
</table>

If the CPU attempts to perform read or write operations with respect to the various devices, but the devices are in a BUSY status, the devices inform the CPU that they are busy, without the ACK switching to LOW.

The circuitry is designed so that in the event that the devices are in the BUSY status, a WAIT is imposed on the CPU by Z18 and Z23. As a result, the CPU is made to wait until the BUSY status is cancelled.

A timing chart for ATN, STB, TX/RX, and ACK is shown in the separate Fig. 1-2.

A general outline of the program flow is shown in Fig. 1-3.

![TIMING CHART OF PARALLEL PORT](image-url)

Fig. 1-1 TIMING CHART OF PARALLEL PORT
A-1 Miglioramento della abilità di bloccaggio del servocomando TRKG

2. JCAB GENERAL

(1) HIGH-SPEED SEARCH

1-1 Improvement of LOCK IN Ability of TRKG Servo

In order to perform search at high speed, the slider must be made to travel at high speed. TRKG Servo loop conditions during the search period was OPEN on the previous 7820 unit, but on the LD-1100, codes were read by a repetitive CLOSE, OPEN operation. However, as the speed of the slider becomes faster, the time the reading beam is focusing on a single track becomes shorter, with the result that the chances of reading the RF signals between data spaces without dropout become smaller.

This fact was an obstacle to attempts to shorten or stabilize the time needed for fast search. In order to solve this problem, search on LD-V1000 with tracking open, sending the slider at high speed, while at the same time, TRKG servo loop (including that of code spacing) is closed at each V-SYNC (1/2 revolution), with the result that the reliability of the data read is increased, making high-speed search possible.

In order to achieve this, it is necessary to stabilize the tracking CLOSE LOCK IN operation, but this is performed by the ON TRACK DETECTOR, which is not present in former players.

1-2 Detection of ON TRACK Signals

The relation between tracks and the 3 beams is shown in Fig. 2-1. As shown in Fig. 2-1, the light reflected from the disc which enters the FOCUS detector (4 divisions), is least when the beam is at the mirror surface between tracks.

On the other hand, the change in the amount of beam spot incident to the 2 tracking detectors, as shown in Fig. 2-1, indicates a mutual inverted phase change. That is because, as shown in Fig. 2-1, the reading beams for the two tracks are arranged so that they are separated by 1/2 cycle of tracking pitch. Accordingly, if the sum of the two is considered, a fixed, direct-current signal corresponding to the average amount of light reflected from the disc can be obtained, regardless of the reading position.

With respect to changes in the power of the beam light and reflectance ratio from the disc, the amount of beam spot incident to the three detectors changes at the same ratio; as a result, for example, by performing an appropriate gain adjustment on the output of the FOCUS detector, a condition like that shown in Fig. 2-1 can be achieved.

When signals have their levels aligned in this way, and are compared by the comparator, a square wave like that shown in the figure is obtained. At LOW level, the fact that the center of the FOCUS beam is above the track can be ascertained from Fig. 2-1.
Fig. 2-2 shows the circuits used in the LD-V1000. This circuitry can be explained as follows: The 4-part FOCS signals input from the RFAM to JCAB are of negative polarity, and TRKG A and B are positive polarity. TRKG A and B are mixed by R525 and R526, pulsive noise is removed by R522 and C504, and the signals are input into the (-) terminal of comparator Z503. On the other hand, of the 4-part FOCS signals, A1, A2 are mixed by R513, R514, converted to low impedance by Z501-1/2, and sent to the VSOP FOCS SERVO circuit. Then, passing through R519, they are mixed by Z502-1/2 with the identically constructed signals FOCS B1, B2. The output of Z502-1/2 is the total sum of the 4-part signal, and its polarity has also been inverted to positive. Pulsive noise is removed by R520, C503, and the signal is input to the (+) terminal of Z503, where level comparison is performed, and the ON TRACK signal is detected. R521 and R523 add positive feedback to the comparator, generate hysteresis, and give the signal noise-resistance.

1-3 TRKG Servo Equalizer and LOOP SW

Fig. 2-3 shows the TRKG LOOP SW which controls the tracking servo EQ and TRKG MIRROR operation. The TRKG error sent from VSOP is GAIN adjusted by VR503, then, after being phase-advance compensated by Z502-1/2, is input to TRKG LOOP SW Q503, the operation of Q503 is decided by the 3 control inputs which are input after passing through resistors R537, 538, 540. The LOOP OPEN signal, which is sent at TTL level, is made wired OR by the aforesaid 3 resistors; level shift is performed by Q506, and a switching pulse is generated by Q505. Accordingly, when any one of the 3 LOOP OPEN signals becomes H-LEVEL, the TRKG LOOP becomes OPEN. For example, when TRKG OPEN occurs, and Q502 turns ON, centering servo error (to be explained later) is input to the mirror, and the mirror is controlled so as to be fixed near the center of the field of view. In addition, for the purpose of jump, a mirror acceleration pulse passes through the R600, and is input from the MULTI JUMP circuit. In order to close the TRKG LOOP, as previously explained, the LOCK IN operation is quickly performed by the ON TRACK signal. Since the ON TRACK signal is constantly input to R538, if the other 2 LOOP OPEN signals are LOW, the LOCK IN operation occurs.

In this way, this block is the place where the signals controlling mirror movement are selected.
1-4 Centering Servo

This block is designed so as to prevent the reading beam from deviating toward the outside of the objective lens's field during search, thus causing a loss of good reading operation. As shown in Fig. 2-4, when the reading beam is in the center of the lens field, the laser beam returning to the FOCUS detector is also at the center of the detector. Using this characteristic, by taking the sum and error in a different combination from that at the time of FOCUS error detection, the direction and size of the deviation from the center of the returning beam above the detector is detected. This is performed by Z509-1/2, while phase compensation is performed by Z509-2/2. By feedback to the mirror, when Q502 is ON at the time of TRKG LOOP OPEN, the mirror is quickly returned to the vicinity of the center of the field. VR501 is an adjustment VR for the purpose of harmonizing the return point and the center of field.

The arrow shows the direction of movement of returning beam spot at time of taking mirror oscillation.

Fig. 2-4 CENTERING SERVO CIRCUIT

1-5 SEARCH CONTROL

This block is the section which generates gate signals for the purpose of CLOSING the TRKG in code readout duration of the vicinity of V-SYNC, and making it OPEN in other duration. However, it also has the function of turning the LOOP SW ON/OFF by the LOOP OPEN signal sent from the VSOP at the time of still, slow, and 3 x speed play mode, and also at the time of the mirror stopper operation.

In addition, it generates the pulse which causes the centering servo to operate, quickly returning the mirror to center following the completion of code reading at time of SEARCH.

The V-SYNC signal is constantly sent from the VSOP, but other than in SEARCH MODE, Z511 is on, with the result that Z504-1/2 is not triggered, and Q511 remains at LOW. However, if a LOOP OPE signal is sent from VSOP at this time, the D505 cathode is grounded, with the result that the current flowing through D506 to the base of Q511 flows to D505, and Q511 becomes HIGH.

This is sent to Q506 in Fig. 2-3, and the TRKG LOOP becomes OPEN.

Since the SCAN MODE becomes LOW level at times of SEARCH, D508 is grounded, and in the same way as the LOOP OPEN from VSOP, Q511 becomes HIGH, and TRKG LOOP becomes OPEN. At the same time, since Z51 becomes OFF (CLEAR), Z504 is triggered at the trailing edge of the V-SYNC, triggering the next Z504-2/2. This Z504-2/2 pulse generates the gate pulse which becomes HIGH at the playback video signal's
V-SYNC and code duration, with the result that Q511 comes LOW level during this period.

During the period of TRKG OPEN, when Q511 becomes LOW, the IN TRACK signal is constantly input to 538, and R537, R540 are grounded and thus LOCK IN is performed quickly, as explained earlier. Accordingly, in V-SYNC (code duration), TRKG servo is closed, dropout from OFF TRACK is eliminated, and highly reliable code reading is made possible. When Z504-2/2 returns to LOW, Q511 becomes HIGH, and thus for a second time, TRKG LOOP becomes OPEN. However, since the TRKG servo was closed while being moved at high speed, the mirror vibrates toward the outside of the field. As a result, it is necessary to return the mirror to field center again immediately after the transition from CLOSE to OPEN. To this end, Z512 and Q513 generate a gate pulse which turns the centering servo circuit ON. Z512 inverts the output of Z504-2/2, driving the differentiating circuit made up of R555, and C512. In accord differentiating circuit's time constants, Q513 becomes OFF, with the result that Q509 also is OFF.

Accordingly, Q501 becomes ON, and the centering servo operates.

Fig. 2-5 SEARCH CONTROL CIRCUIT

1-6 Timing Circuit

As shown in Fig. 2-8, when the ON TRKG signal is live, during jump control to the adjacent track the LOOP OPEN time of t alone is increased, and the jump becomes unstable.

When TRK LOOP becomes OPEN, at the time of operations of track jump such as still, slow, and X3 jump operation may be disturbed due to the ON TRKG signal. The timing circuit is thus provided so that when TRKG servo is opened at such operations, the ON TRACK signal is kept for a short time at LOW, namely maintained at the level of ON TRACK status (Q508 ON).

Fig. 2-7 TIMING CIRCUIT
(2) MULTI JUMP CIRCUIT

2-1 General

When the MULTI JUMP TRIG is input, the MMV, Z505-1/2 is triggered at its trailing edge, Q514 turns ON, and the input of R537 becomes HIGH, namely, TRKG LOOP OPEN. Also, Q526 turns ON, and acceleration voltage is impressed on the mirror. For example, when jumping to the FWD side, Q517 turns ON, and Q518 turns OFF, so that the voltage input from R616 to Z507-2/2 is impressed on the mirror, and the mirror begins accelerating toward the FWD side. (In the case of REV, the voltage inverted by Z507-1/2 is impressed). The zero crosspoint of the TRKG error signal is detected by Z503, and at its trailing edge, Z505-2/2 triggered, generating a pulse with width of about 8\(\mu\)s. This 8\(\mu\)s pulse becomes the CLOCK PULSE which subtracts the present counter on the CONT board, and is also input to the low pass filter composed of R614 and C513, becoming a negative direct current voltage in accordance with the pulse density. When this is mixed with the reference voltage of the previous R616, the respective polarities are opposed, so they are subtracted, and detection is made of how much the relative speed of the reading beam and the track refers from the reference. If faster than the reference, it is decelerated, and if slower, it is accelerated, so that stable tracking is performed, unaffected by amount of eccentricity, etc.

As the counter is subtracted, when it reaches a remaining 8 tracks, a HIGH level is output as BREAK from the CONT board, and Z513 becomes ON. As a result, the reference voltage supplied by R616 is lowered, the jump speed is correspondingly decreased, making for easy LOCK IN. When the counter becomes zero, JUMP CLR is input, and Z505-1/2 is cleared, Q514 becomes OFF, and TRKG becomes CLOSED.

2-2 Control Circuit for Jump Direction

The FWD/REV signal (TTL level) sent from CONT is converted to +/- 12V, and a 2-phased control signal is obtained.

2-3 Track Count Pulse Generating Circuit

R602 and C520 are low pass filters for removing TRKG error pulsive noise. Since comparator Z503 operates at +5V, D516 is to cut out TRKG error negative polarity portions, -0.6V and below.

The comparator input is inverted depending on which of Q522 and Q523 is ON. Accordingly, the TRKG error waveform and the Z503-2/2 output pulse polarity are inverted, but by this, the comparator input is inverted in accord with FWD/REV input signal so that the comparator's output edge polarity is not inverted depending on the direction of the jump, namely depending on whether the reading beam vibrates toward the circumference or toward the outside, and thus the Z505-2/2 is always triggered during off TRKG, regardless of the JUMP direction.
2-4 JUMP CONTROL Circuit

The operation of this section can be understood from the timing chart in Fig. 2-12, and the contents of 2-1.

Fig. 2-11 JUMP CONTROL CIRCUIT

Fig. 2-12 MULTI JUMP TIMING CHART

Fig. 2-13 JCAB BLOCK DIAGRAM
3. ELECTRICAL ADJUSTMENTS

PRIOR TO ADJUSTMENT

1. Remove the bottom cover and the screw which fixes the front panel.
2. Remove the five green screws which fix VSOP board to the chassis.
3. Raise the front of the set and hold the set by VSOP board.
4. Open the hood and remove the two screws which fixes the front panel.
5. Disconnect the connector on KEYC board and then remove the front panel.

TP SIGNALS

TP1-1  FOCS error
-2  Test signal input OSC INPUT (FOCS)
-3  FOCS bridge balance
-4  GND
-10  FOCS motor drive

TP2-5  TRKG error
-6  Test signal input
-7  TRKG mirror current (TRKE RETURN)
-8  TRKG loop switch
-9  GND
-11  RF
-12  TANG mirror current (TANG RETURN)

TP3-1  TANG loop switch
-2  PB H
-3  REF H
-4  TANG error
-5  not used
-6  not used (FG)

TP 501-1  CENTERING SERVO ERROR
  2  ON TRACK SIGNAL
  3  OSC INPUT

EQUIPMENTS AND TOOLS

Oscilloscope
Colour TV monitor
Oscillator
Test disc B1
Grating adjustment driver
NTSC video signal generator etc.

WARNING:
EXTREME CARE MUST BE EXERCISED TO LSPS BOARD WHILE WORKING WITH THE PLAYER TO PREVENT POSSIBILITY OF EXPOSING YOURSELF TO DANGEROUS VOLTAGES.
<table>
<thead>
<tr>
<th>STEP NO.</th>
<th>MODE</th>
<th>SERVO LOOP</th>
<th>CHECK POINT</th>
<th>ADJUST. POINT</th>
<th>DETAIL</th>
</tr>
</thead>
</table>
| 1       | Set up | ch 1 | TP2-12 | VR404 | TANG MIRROR BIAS/VSOP  
Make sure that a voltage at TP2-12 is 0 ± 20 mV. If not, adjust VR404 to satisfy the before-mentioned standard. |
| 2       | Set up | ch 2 | TP1-3 | VR3 | FOCS BRIDGE BALANCE/VSOP  
Connect TP1-10 to GND.  
Measure a voltage at TP1-3 (an offset voltage of Z2), then disconnect TP1-10 from GND.  
Adjust VR3 so that a voltage at TP1-3 is 20 mV lower than that measured voltage.  
This step must be finished within 1 minute after the power is turned on. |
| 3       | Set up | ch 2 | TP1-1 | VR1 | FOCS OFFSET INITIAL SET/VSOP  
Make sure that a voltage at TP1-1 is 0 ± 20 mV. If not, adjust VR1 to satisfy the before-mentioned standard. |
| 4       | Set up |     | TP3-3 | VC401 | REF. H FREQUENCY/VSOP  
Connect CH1 input of the scope to an H-SYNC OUT terminal of an NTSC video generator, and connect CH2 input to TP3-3.  
With triggering by CH1, adjust VC401 to stop a current of the square waves in CH2.  
In other way, connect a frequency counter to TP3-3, and adjust VC401 so that the frequency comes 15734 Hz. |
| 5       | Set up |     | pin 14 of Z201 | VR204 | DOS TIMING/VSOP  
Connect a 12th post of (LASER ON) to GND.  
Connect an oscillator output to TP2-11, and input a signal of 5.5 MHz (200 mVp-p).  
Rotate VR204 fully CW, then back to CCW until a voltage at pin 14 of Z201 turns H to L.  
Disconnect a 12th post of from GND. |
<p>| | | | | | |
|         |      |     |     |     |        |</p>
<table>
<thead>
<tr>
<th>STEP NO.</th>
<th>MODE</th>
<th>SERVO LOOP</th>
<th>CHECK POINT</th>
<th>ADJUST. POINT</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>Still</td>
<td>TRKG: O/L</td>
<td>TP2-5</td>
<td>Grating</td>
</tr>
</tbody>
</table>

**TRKG ERROR CHECK/VSOP**

Connect TP2-8 and TP3-1 to GND. (TRKG and TANG servo loops are opened.)

Make sure that TRKG error level is more than 2Vp-p. If not, a mounted angle of a diffraction grating should be adjusted.

Scan to the point where displayed Frame no. comes 14,000 nearby, and then push STOP key on the control jig.

Remove the cap, and insert a grating driver into the opening.

Engage the cogs of the grating holder and the driver.

While observing TRKG error, adjust the grating angle to find the smooth null point of the waveform.

Then rotate the grating holder in the direction of the arrow to find the first point where maximum TRKG error with smooth envelope is obtained.

Set the scope into X-Y mode.

Connect CH-X input to N4-7 and CH-Y to N4-8.

Adjust the angle finely so that the waveform comes as illustrated.
<table>
<thead>
<tr>
<th>STEP NO.</th>
<th>MODE</th>
<th>SERVO LOOP</th>
<th>CHECK POINT</th>
<th>ADJUST. POINT</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Play</td>
<td>TRKG: O/L</td>
<td>TP2-7</td>
<td>VR6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TANG: O/L</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STOP 0</td>
<td>ch 2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>Play</td>
<td>TRKG: O/L</td>
<td>TP2-5</td>
<td>VR4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TANG: O/L</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STOP 2</td>
<td>ch 1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>Play</td>
<td>TRKG: O/L</td>
<td>TP501-1</td>
<td>VR501</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TANG: O/L</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STOP 2</td>
<td>ch 2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Play</td>
<td>TRKG: O/L</td>
<td>TP501-2</td>
<td>VR502</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TANG: O/L</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**TRKG MIRROR BIAS/VSOP**

Make sure that a voltage at TP2-7 is 0±5 mV. If not, adjust VR6 to satisfy the before-mentioned standard.

In this step, use a 1:1 probe and an oscilloscope which is calibrated accurately.

![Oscilloscope diagram]

**TRKG ERROR BALANCE/VSOP**

Push PLAY key on the control jig and scan to the middle of the disc.

Adjust VR4 to where TRKG error waveform is centered on DC 0V.

**FOCS OFFSET CANCEL/JCAB**

Adjust VR501 so that the waveform at TP501-1 is centered on DC 0V.

**ON TRACK DETECTION/JCAB**

Adjust the V position of the scope so that GND level is equal to the center line of the horizontal scale on CRT, and set the input mode of the scope to AC.

Adjust VR502 so that the waveform at TP501-2 is centered on the center line on CRT. (The duty cycle of the waveform comes 50%.)
<table>
<thead>
<tr>
<th>STEP NO.</th>
<th>MODE</th>
<th>SERVO LOOP</th>
<th>CHECK POINT</th>
<th>ADJUST. POINT</th>
<th>DETAIL</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>Play</td>
<td>TRKG: O/L</td>
<td>pin 5 of</td>
<td>VR504</td>
<td>LOOP CLOSE TIMING IN SEARCH MODE/JCAB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TANG: O/L</td>
<td>Z504</td>
<td></td>
<td>Remove the N37 connector housing from the pin-post, and connect N37-7 (SCAN MODE) to GND. While observing the waveform at pin 5 of Z504 and the video signal at Video out terminal, adjust VR504 so that the center of DATA read-out duration is aligned with suppressed MCA code in the video signal. Disconnect N37-7 from GND, and connect the N37 connector housing to the pin-post again.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>VERTICAL BLANKING INTERVAL 1st</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Vertical Blanking Interval 2nd</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>Scan rev.</td>
<td>TRKG: O/L</td>
<td>—</td>
<td>VR3</td>
<td>INSIDE LIMIT/JCAB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TANG: O/L</td>
<td></td>
<td></td>
<td>Connect a 220 Ω resistor between pin 13 and pin 15 of Z202 on VSOP. While pressing SCAN REV key and observing the TV screen, adjust VR3 so that scan action ends in LEAD-IN no. 9—no. 11.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>12/IN. DISC OUTSIDE LIMIT/JCAB</td>
</tr>
<tr>
<td>13</td>
<td>Scan rev.</td>
<td>TRKG: O/L</td>
<td>—</td>
<td>VR4</td>
<td>Connect a 220 Ω resistor to the same position as step 12. While pressing SCAN-FWD key and observing the TV screen, adjust VR4 so that scan action ends in LEAD-OUT no. 14—no. 16. Disconnect a resistor.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TANG: O/L</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STEP NO.</td>
<td>MODE</td>
<td>SERVO LOOP</td>
<td>CHECK POINT</td>
<td>ADJUST. POINT</td>
<td>DETAIL</td>
</tr>
<tr>
<td>----------</td>
<td>------</td>
<td>------------</td>
<td>-------------</td>
<td>---------------</td>
<td>--------</td>
</tr>
</tbody>
</table>
| 14       | Still| TRKG: C/L  | pin 14 of Z6| VR5           | 8/IN. DISC OUTSIDE LIMIT/JCAB  
Scan fwd to the point where displayed Frame no. comes 24,000, and press STOP key.  
Adjust VR5 so that a voltage at pin 14 of Z6 on JCAB turns H to L.  
While playing in the vicinity of Frame no. 24,000, make sure that the voltage turns H to L in Frame no. 24,000—no. 24,300.  
Repeat this in several times. |
| 15       | Play | TRKG: C/L  | TP1-1, TP1-2| VR2           | FOC5 LOOP GAIN/VSOP  
Disconnect TP2-8 from GND.  
Set the scope into X-Y mode and an oscillator output to 2.4 kHz (0.6 Vp-p). Connect the oscillator output to CH-X input and also to TP1-2 through a 68 kΩ, and connect CH-Y input to TP1-1.  
Adjust VR2 to make Lissajous figure into a horizontal ellipse. |
| 16       | Play | TRKG: C/L  | TP2-5 (VSOP), TP501-3| VR503      | TRKG LOOP GAIN/JCAB  
Set the oscillator output to 4.8 kHz (10 Vp-p).  
Connect the output to CH-X input and also to TP501-3 through a 68 kΩ, and connect CH-Y input to TP2-5 (VSOP).  
Adjust VR503 to make lissajous figure into a horizontal ellipse. |
| 17       | Play | TRKG: C/L  | TP1-1       | VR1           | FOC5 LOOP OFFSET/VSOP  
Play in the vicinity of Frame no. 100 nearby.  
While observing RF signal at TP2-1, adjust VR1 to obtain maximum RF signal.  
The measure an offset voltage of FOC5 error at TP1-1 (DC voltage of the waveform center).  
Push REJECT key on the player, make sure that the voltage at TP1-1 is equal to that offset voltage. If not, adjust VR1. |
**Optical Path Check/Vsop**

This step has to be performed when the slider is replaced or the problem seems to relate with the optical path.

Connect TP2-8 and TP3-1 to GND.

TRKG and TANG mirrors are classified into five ranks by their sensitivities as shown below and their ranks are designated on the connector housing.

Connect each end of jig VR to +12 V and −12 V line on VSOP, and also the center tap to TP2-7 through the resistor corresponding to the mirror rank.

Adjust the jig VR to obtain maximum TRKG error at TP2-5, and read the peak-to-peak amplitude; Eo.

Rotate the jig VR so that maximum positive bias is put to the mirror, and read the peak-to-peak amplitude; Eo.

Rotate the jig VR so that maximum negative bias is put to the mirror, and read En.

Make sure the followings.

*Eo > 0.65 x Eo, En > 0.65 x Eo and −1.5 V < Vbm < +1.5 V*

If *Eo > 0.80 x Eo and En > 0.80 x Eo*, the Vbm is not confined to the above.

Likewise, put bias to TANG mirror at TP2-12, and measure TRKG error peak-to-peak amplitudes Eo, Ep and En at TP2-5. Make sure that the before-mentioned standards are satisfied.

**Mirror Rank**

<table>
<thead>
<tr>
<th>Code</th>
<th>Color</th>
<th>No</th>
<th>R(Ohm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>Black</td>
<td>1</td>
<td>316</td>
</tr>
<tr>
<td>C2</td>
<td>Red</td>
<td>2</td>
<td>300</td>
</tr>
<tr>
<td>C3</td>
<td>Yellow</td>
<td>3</td>
<td>273</td>
</tr>
<tr>
<td>D</td>
<td>Blue</td>
<td>4</td>
<td>240</td>
</tr>
<tr>
<td>E</td>
<td>Green</td>
<td>5</td>
<td>218</td>
</tr>
</tbody>
</table>
### TRKG MIRROR STOPPER/VSOP

Disconnect TP2-8 from GND.  
Set the scope into X-Y mode, and insert a low pass filter (33 kΩ/0.1 μF) between the probe and the scope input (CH-Y).  
While pressing SCAN FWD key, observe TP2-7 and adjust VR7 to obtain a positive voltage depending on the mirror rank. Mirror ranks and set points are shown below.

#### Mirror Rank

<table>
<thead>
<tr>
<th>Code</th>
<th>Color</th>
<th>No</th>
<th>Set point (mV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>Black</td>
<td>1</td>
<td>200 ± 20</td>
</tr>
<tr>
<td>C2</td>
<td>Red</td>
<td>2</td>
<td>210 ± 20</td>
</tr>
<tr>
<td>C3</td>
<td>Yellow</td>
<td>3</td>
<td>230 ± 20</td>
</tr>
<tr>
<td>D</td>
<td>Blue</td>
<td>4</td>
<td>250 ± 20</td>
</tr>
<tr>
<td>E</td>
<td>Green</td>
<td>5</td>
<td></td>
</tr>
</tbody>
</table>

### TANG COMPENSATION IN V-BLANKING INTERVAL/VSOP

Disconnect TP2-8 and TP3-1 from GND.  
While observing TANG error at TP3-4 and the video signal, adjust VR401 to minimize the TANG error waveform in the vertical blanking interval of the video signal.

### TANG MIRROR STOPPER/VSOP

Insert a low pass filter (33 kΩ/0.47 μF) between the probe and the scope input.  
Rotate VR405 fully CW direction, and adjust VR404 so that a voltage at TP2-12 comes the set point X. (shown below)  
Rotate VR405 slowly to CCW direction and adjust to the set point Y.  
Connect TP3-1 to GND, and adjust so that a voltage at TP2-12 comes 0 ± 20 mV.

#### Mirror Rank

<table>
<thead>
<tr>
<th>Code</th>
<th>Color</th>
<th>No</th>
<th>X(V)</th>
<th>Y(V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>Black</td>
<td>1</td>
<td>-0.55</td>
<td>-0.40</td>
</tr>
<tr>
<td>C2</td>
<td>Red</td>
<td>2</td>
<td>-0.60</td>
<td>-0.45</td>
</tr>
<tr>
<td>C3</td>
<td>Yellow</td>
<td>3</td>
<td>-0.65</td>
<td>-0.50</td>
</tr>
<tr>
<td>D</td>
<td>Blue</td>
<td>4</td>
<td>-0.70</td>
<td>-0.55</td>
</tr>
<tr>
<td>E</td>
<td>Green</td>
<td>5</td>
<td>-0.80</td>
<td>-0.65</td>
</tr>
<tr>
<td>STEP NO.</td>
<td>MODE</td>
<td>SERVO LOOP</td>
<td>CHECK POINT</td>
<td>ADJUST. POINT</td>
</tr>
<tr>
<td>--------</td>
<td>------</td>
<td>------------</td>
<td>-------------</td>
<td>--------------</td>
</tr>
</tbody>
</table>
| 22     | Still| TRKG: C/L  | Video out   | VR201        | VIDEO OUTPUT LEVEL/VSOP  
Disconnect TP2-9 and TP3-1 from GND.  
Play in the vicinity of Frame no. 1,000 nearby, and push STOP key where the composite test signal is reproduced.  
With Video output terminated into 75Ω, make sure that the video level is 1±0.1 V from the sync tip to the white peak. If not, adjust VR201 to satisfy the above. |
|        |      | TANG: C/L  |             |              |        |
|        |      |            |             |              |        |
| 23     | Still| TRKG: C/L  | pin 16, 18  | VR202        | 1H DELAYED VIDEO LEVEL/VSOP  
Make sure that the video level at pin 16 of Z201 is equal to the level at pin 18. If not, adjust VR202. |
|        |      | TANG: C/L  | of Z201     |              |        |
|        |      |            |             |              |        |
| 24     | Play | TRKG: C/L  | pin 6 of    | VR203        | V SYNC TRAILING EDGE TIMING/VSOP  
Make sure that V SYNC trailing edge is aligned with the position between the first and second equalizing pulses in COMP SYNC (pin 6 of Z201) after that trailing edge. If not, adjust VR203. |
|        |      | TANG: C/L  | Z201, N10-2 |              |        |
|        |      |            |             |              |        |

![Composite Test Signal Diagram](image)

![V Sync Timing Diagram](image)
<table>
<thead>
<tr>
<th>STEP NO.</th>
<th>MODE</th>
<th>SERVO LOOP</th>
<th>CHECK POINT</th>
<th>ADJUST. POINT</th>
<th>DETAIL</th>
</tr>
</thead>
<tbody>
<tr>
<td>25</td>
<td>Play</td>
<td>TRKG:</td>
<td>TP3-2,</td>
<td>VR406</td>
<td>SPDL LOOP OFFSET/VSOP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>C/L</td>
<td>TP3-3</td>
<td></td>
<td>Connect TP3-1 to GND.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>TANG:</td>
<td></td>
<td></td>
<td>Adjust VR406 so that the center of the leading edge of PB H including jitter (at TP3-2) is aligned with the leading edge of REF H (at TP3-3).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>O/L</td>
<td></td>
<td></td>
<td>After about 30 seconds, make sure that a phase difference between PB H and REF H is less than ±2μseconds. If it is greater, then adjust VR406 again.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Disconnect TP3-1 from GND, and make sure that there is no red streak or other color distortion in the picture.</td>
</tr>
</tbody>
</table>

| 26      | Play | TRKG:      | Audio out   | VR1, VR2      | AUDIO OUTPUT LEVEL/JCAB |
|         |      | C/L        |             |               | While playing from Frame no. 25,201 to no. 26,100, adjust VR1 so that the CH1/L audio signal level at Audio out put terminal with terminated into 51 kΩ comes 490±60 Vrms. |
|         |      | TANG:      |             |               | While playing from Frame no. 26,101 to no. 27,000, adjust VR2 so that the CH2/R level comes 490±60 Vrms. |